FPGA Based Polyphase Channelizer / (Record no. 611709)

000 -LEADER
fixed length control field 02377nam a22001817a 4500
003 - CONTROL NUMBER IDENTIFIER
control field NUST
005 - DATE AND TIME OF LATEST TRANSACTION
control field 20240923133324.0
082 ## - DEWEY DECIMAL CLASSIFICATION NUMBER
Classification number 621.382,TAH
100 ## - MAIN ENTRY--PERSONAL NAME
Personal name Tahir, Shariq Ijlal
9 (RLIN) 125986
245 ## - TITLE STATEMENT
Title FPGA Based Polyphase Channelizer /
Statement of responsibility, etc. NC Shariq Ijlal Tahir, NC Syed Ali Haider Gardazi, NC Muhammad Saim Mushtaq, ASC Muhammad Kashif.
260 ## - PUBLICATION, DISTRIBUTION, ETC.
Place of publication, distribution, etc. MCS, NUST
Name of publisher, distributor, etc. Rawalpindi
Date of publication, distribution, etc. 2024
300 ## - PHYSICAL DESCRIPTION
Extent 111 p
505 ## - FORMATTED CONTENTS NOTE
Formatted contents note Channelizers are widely used in modern digital communication systems. Advanced uniform multi-rate channelization has been theoretically proved to be capable of reducing the computational load, with a better performance. Therefore, in this thesis, we implement these designs on a FPGA board for the sake of the comprehensive evaluation of resource usage, performance, and frequency response. The uniform filter banks are one of the most essential units in channelization. The Generalized Discrete Fourier Transform Modulated Filter Bank (GDFT-FB), as an important variant of basic a DFT-FB, has been implemented in FPGA and demonstrated with a better computational saving rather than traditional schemes. Moreover, the oversampling version is demonstrated to have a better frequency response with an acceptable number of extra resources. Therefore, FPGA platform along with MATLAB will be used in order to achieve better performance and hardware efficiency.<br/>Field Programmable Gate Arrays (FPGAs) are being widely used in a variety of embedded applications. Due to their programmable features, FPGAs are the perfect choice for various hardware-based systems. In many of the competing types of FPGAs, the dominant types are Static Random-Access Memory (SRAM) based which can be reprogrammed at any stage of execution of a job. On the other hand, a polyphase channelizer is a type of channelizer that uses polyphase filtering to filter, downsample, and down-convert simultaneously. This project will demonstrate the FPGA based Polyphase channelizer structure that implements a resource efficient multichannel digital transmitter or receiver for a set of Frequency Division Multiplexed (FDM) channels that exist in a single sampled data stream. Xilinx ISE / Vivado design Suites will be used to implement proposed design.
650 ## - SUBJECT ADDED ENTRY--TOPICAL TERM
Topical term or geographic name entry element UG EE Project
9 (RLIN) 118090
651 ## - SUBJECT ADDED ENTRY--GEOGRAPHIC NAME
Geographic name BEE-57
9 (RLIN) 125983
700 ## - ADDED ENTRY--PERSONAL NAME
Personal name Supervisor Dr. Zeeshan Zahid
9 (RLIN) 118097
942 ## - ADDED ENTRY ELEMENTS (KOHA)
Source of classification or shelving scheme
Koha item type Project Report

No items available.

© 2023 Central Library, National University of Sciences and Technology. All Rights Reserved.