Design through Verilog HDL T.R. Padmanabhan, B. Bala Tripura Sundari.

By: T.R. PadmanabhanContributor(s): Tripura Sundari, B. BalaPublisher: Singapore Hoboken, NJ : IEEE Press ; Wiley-Interscience, c2004Description: xii, 455 p. : ill. ; 25 cmISBN: 9812531319Subject(s): Verilog (Computer hardware description language)DDC classification: 621.392 PAD LOC classification: 621.392 PADOnline resources: Contributor biographical information | Publisher description | Table of contents
Contents:
1.introduction to VLSI design(page 1)2.introduction to verilog(page 11)3.language constructs and conventions in verilog (page 31)4.gate level modeling -1(page 47)5.gate level modeling -2 (page 81)6.modeling at data flow level(page 127)7.behavioral modeling -1(page 159)8.behavioral modeling 2(page 219)9.functions,tasks and user defined premitives(page 273)10.switch level modeling(page 305)11.system tasks,functions and compiler directives(page 339)12.queues,PLAS,and FSMS(page 407)
Tags from this library: No tags from this library for this title. Log in to add tags.
Item type Current location Home library Shelving location Call number Status Date due Barcode Item holds
Book Book Central Library (CL)
Central Library (CL)
General Stacks 621.392 (Browse shelf) Available RCMS000134
Book Book NUST Baluchistan Campus (NBC)
NUST Baluchistan Campus (NBC)
General Stacks 621.392 (Browse shelf) Available RCMS000135
Book Book NUST Baluchistan Campus (NBC)
NUST Baluchistan Campus (NBC)
General Stacks 621.392 (Browse shelf) Available RCMS000964
Book Book NUST Baluchistan Campus (NBC)
NUST Baluchistan Campus (NBC)
General Stacks 621.392 (Browse shelf) Available RCMS000965
Book Book NUST Baluchistan Campus (NBC)
NUST Baluchistan Campus (NBC)
General Stacks 621.392 (Browse shelf) Available RCMS000136
Book Book NUST Baluchistan Campus (NBC)
NUST Baluchistan Campus (NBC)
General Stacks 621.392 (Browse shelf) Available RCMS000137
Total holds: 0

1.introduction to VLSI design(page 1)2.introduction to verilog(page 11)3.language constructs and conventions in verilog (page 31)4.gate level modeling -1(page 47)5.gate level modeling -2 (page 81)6.modeling at data flow level(page 127)7.behavioral modeling -1(page 159)8.behavioral modeling 2(page 219)9.functions,tasks and user defined premitives(page 273)10.switch level modeling(page 305)11.system tasks,functions and compiler directives(page 339)12.queues,PLAS,and FSMS(page 407)

Shelf # 09, Row # 1, History & Digital Design.

There are no comments on this title.

to post a comment.
© 2023 Central Library, National University of Sciences and Technology. All Rights Reserved.