TY - BOOK AU - Tahir, Shariq Ijlal AU - Supervisor Dr. Zeeshan Zahid TI - FPGA Based Polyphase Channelizer U1 - 621.382,TAH PY - 2024/// CY - MCS, NUST PB - Rawalpindi KW - UG EE Project KW - BEE-57 N1 - Channelizers are widely used in modern digital communication systems. Advanced uniform multi-rate channelization has been theoretically proved to be capable of reducing the computational load, with a better performance. Therefore, in this thesis, we implement these designs on a FPGA board for the sake of the comprehensive evaluation of resource usage, performance, and frequency response. The uniform filter banks are one of the most essential units in channelization. The Generalized Discrete Fourier Transform Modulated Filter Bank (GDFT-FB), as an important variant of basic a DFT-FB, has been implemented in FPGA and demonstrated with a better computational saving rather than traditional schemes. Moreover, the oversampling version is demonstrated to have a better frequency response with an acceptable number of extra resources. Therefore, FPGA platform along with MATLAB will be used in order to achieve better performance and hardware efficiency. Field Programmable Gate Arrays (FPGAs) are being widely used in a variety of embedded applications. Due to their programmable features, FPGAs are the perfect choice for various hardware-based systems. In many of the competing types of FPGAs, the dominant types are Static Random-Access Memory (SRAM) based which can be reprogrammed at any stage of execution of a job. On the other hand, a polyphase channelizer is a type of channelizer that uses polyphase filtering to filter, downsample, and down-convert simultaneously. This project will demonstrate the FPGA based Polyphase channelizer structure that implements a resource efficient multichannel digital transmitter or receiver for a set of Frequency Division Multiplexed (FDM) channels that exist in a single sampled data stream. Xilinx ISE / Vivado design Suites will be used to implement proposed design ER -